2004
A Novel Constant-Time Fault-Secure Binary Counter Proceedings Article
In: Macii, Enrico; Paliouras, Vassilis; Koufopavlou, Odysseas (Ed.): Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation, pp. 742–749, Springer Berlin Heidelberg, Berlin, Heidelberg, 2004, ISBN: 978-3-540-30205-6.
2003
A novel high-speed counter with counting rate independent of the counter's length Proceedings Article
In: 10th IEEE International Conference on Electronics, Circuits and Systems, 2003. ICECS 2003. Proceedings of the 2003, pp. 1164-1167 Vol.3, 2003.
2002
A Fast Johnson-Mobius Encoding Scheme for Fault Secure Binary Counters Proceedings Article
In: 2002.
A low power fault secure timer implementation based on the Gray encoding scheme Proceedings Article
In: 9th International Conference on Electronics, Circuits and Systems, pp. 537-540 vol.2, 2002.
Confronting violations of the TSCG(T) in low-power design Proceedings Article
In: 2002 IEEE International Symposium on Circuits and Systems. Proceedings (Cat. No.02CH37353), pp. IV-IV, 2002.
2000
Low-Power Design of a Safety Critical Microcontroller Proceedings Article
In: MMN 2000. 1st Conference on Microelectronics, Microsystems and Nanotechnology, 2000.
A Novel Constant-Time Fault-Secure Binary Counter Proceedings Article
In: Macii, Enrico; Paliouras, Vassilis; Koufopavlou, Odysseas (Ed.): Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation, pp. 742–749, Springer Berlin Heidelberg, Berlin, Heidelberg, 2004, ISBN: 978-3-540-30205-6.
A novel high-speed counter with counting rate independent of the counter's length Proceedings Article
In: 10th IEEE International Conference on Electronics, Circuits and Systems, 2003. ICECS 2003. Proceedings of the 2003, pp. 1164-1167 Vol.3, 2003.
A Fast Johnson-Mobius Encoding Scheme for Fault Secure Binary Counters Proceedings Article
In: 2002.
A low power fault secure timer implementation based on the Gray encoding scheme Proceedings Article
In: 9th International Conference on Electronics, Circuits and Systems, pp. 537-540 vol.2, 2002.
Confronting violations of the TSCG(T) in low-power design Proceedings Article
In: 2002 IEEE International Symposium on Circuits and Systems. Proceedings (Cat. No.02CH37353), pp. IV-IV, 2002.
Low-Power Design of a Safety Critical Microcontroller Proceedings Article
In: MMN 2000. 1st Conference on Microelectronics, Microsystems and Nanotechnology, 2000.
Hardware/Power Requirements vs. Fault Detection Effectiveness in Self-Checking Circuits Proceedings Article
In: PATMOS'99. Proceedings of PATMOS '99. IEEE International Workshop on Power And Timing Modeling, Optimization and Simulation, pp. 387-396, 1999.
Hardware and Power Requirements of Self-Checking Circuits Proceedings Article
In: ICECS'99. Proceedings of ICECS '99. 6th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.99EX357), pp. 1655-1658, 1999.
